DocumentCode :
2164226
Title :
A 200 MHz, 3 mW, 16-tap mixed-signal FIR filter
Author :
Figueroa, M. ; Diorio, C.
Author_Institution :
Dept. of Comput. Sci. & Eng., Washington Univ., Seattle, WA, USA
fYear :
2000
fDate :
15-17 June 2000
Firstpage :
214
Lastpage :
215
Abstract :
We have built a 16-tap, 7-bit, 200 MHz, mixed-signal FIR filter that consumes 3 mW at 3.3 V. The filter uses p-channel synapse transistors to store the tap coefficients; electron tunneling and hot-electron injection to modify the tap weights; digital registers for the delay line; and multiplying digital-to-analog converters to multiply the digital delay-line values with the analog tap weights. The measured bandwidth is 225 MHz; the measured tap multiplier resolution is 7 bits at 200 MHz. The total die area is 0.13 mm/sup 2/; we can readily scale the design to higher bit resolutions and longer delay-lines.
Keywords :
CMOS integrated circuits; Delay lines; Digital-analog conversion; FIR filters; High-speed integrated circuits; Hot carriers; Low-power electronics; Mixed analog-digital integrated circuits; Tunneling; VLSI; 16-tap configuration; 200 MHz; 225 MHz; 3 mW; 3.3 V; 7 bit; ASIC; CMOS process; analog tap weights; delay lines; digital delay-line values; digital registers; digital-to-analog converters; electron tunneling; hot-electron injection; mixed-signal FIR filter; multiplying DACs; p-channel synapse transistors; tap coefficients storage; Analog-digital conversion; Circuits; Computer science; Delay lines; Digital filters; Finite impulse response filter; Latches; Semiconductor device measurement; Signal resolution; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2000. Digest of Technical Papers. 2000 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-6309-4
Type :
conf
DOI :
10.1109/VLSIC.2000.852894
Filename :
852894
Link To Document :
بازگشت