DocumentCode :
2164372
Title :
A 1.8-GHz self-calibrated phase-locked loop with precise I/Q matching
Author :
Chan-Hong Park ; Ook Kim ; Beomsup Kim
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fYear :
2000
fDate :
15-17 June 2000
Firstpage :
242
Lastpage :
243
Abstract :
A 1.8 GHz phase-locked loop (PLL) with a self-calibration circuit implemented in 0.35 /spl mu/m CMOS process is presented. The calibration circuit continuously adjusts the delay mismatches among the delay cells in a ring-type voltage controlled oscillator (VCO) and automatically cancels the phase offsets in the multi-phase clock signals generated from the VCO. An edge-combining fractional-N frequency synthesizer with the self-calibrated PLL has been implemented and successfully eliminates -13 dBc fractional spur occurring owing to the delay mismatches in the VCO.
Keywords :
CMOS analog integrated circuits; Calibration; Delays; Field effect MMIC; Frequency synthesizers; MMIC oscillators; Phase locked loops; UHF integrated circuits; UHF oscillators; Voltage-controlled oscillators; 0.35 micron; 1.8 GHz; CMOS process; calibration circuit; delay cells; delay mismatches; edge-combining fractional-N frequency synthesizer; fractional spur; multi-phase clock signals; phase offsets; precise I/Q matching; ring-type voltage controlled oscillator; self-calibrated phase-locked loop; Artificial intelligence; Calibration; Circuits; Clocks; Delay; Frequency synthesizers; Phase frequency detector; Phase locked loops; Signal generators; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2000. Digest of Technical Papers. 2000 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-6309-4
Type :
conf
DOI :
10.1109/VLSIC.2000.852902
Filename :
852902
Link To Document :
بازگشت