DocumentCode :
2164726
Title :
A Wafer-Level 3D Integration Using Bottom-Up Copper Electroplating and Hybrid Metal-Adhesive Bonding
Author :
Song, Chongshen ; Wang, Zheyao ; Tan, Zhimin ; Liu, Litian
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing
fYear :
2009
fDate :
1-3 June 2009
Firstpage :
163
Lastpage :
164
Abstract :
We report a wafer-level 3D integration scheme using bottom-up copper electroplating (BCE) and hybrid metal-adhesive wafer bonding. Through-silicon-vias (TSVs) with aspect ratio as high as 13 are plated using BCE without forming voids/seams. Cu-Sn bumps electroplated on the TSVs are used together with polymer adhesive for hybrid bonding. A two-layer 3D integration is achieved using BCE and hybrid bonding, validating the feasibility in fabricating wafer-level 3D integration with high aspect ratio TSVs.
Keywords :
adhesive bonding; adhesives; copper; electroplating; polymers; tin; wafer bonding; Cu-Sn bumps; CuSn; bottom-up copper electroplating; hybrid metal-adhesive bonding; polymer adhesive; through-silicon-vias; wafer-level 3D integration; Additives; CMOS process; Copper; Etching; Filling; MOS devices; Microelectronics; Polymers; Tin; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference, 2009. IITC 2009. IEEE International
Conference_Location :
Sapporo, Hokkaido
Print_ISBN :
978-1-4244-4492-2
Electronic_ISBN :
978-1-4244-4493-9
Type :
conf
DOI :
10.1109/IITC.2009.5090374
Filename :
5090374
Link To Document :
بازگشت