DocumentCode :
2165178
Title :
A single chip motion JPEG codec LSI
Author :
Okada, S. ; Matsuda, Y. ; Watanabe, T. ; Kondo, K.
Author_Institution :
Microelectron. Res. Centre, Sanyo Electr. Co. Ltd., Gifu, Japan
fYear :
1997
fDate :
5-8 May 1997
Firstpage :
233
Lastpage :
236
Abstract :
We have developed a single chip motion JPEG codec LSI that can compress and decompress VGA-size (640×480) JPEG images at the rate of 30 frames per second simply by connecting a single external buffer memory chip. The LSI uses compression ratio control to store a fixed number of images when there is limited memory capacity, and it compresses data stored in the frame buffer so that it can process signals at high speed without using high-speed image memory. The JPEG codec core is small (40,000 gates) and power consumption is low (220 mW) for broader application in image processing in consumer markets
Keywords :
data compression; digital signal processing chips; large scale integration; motion estimation; video codecs; 220 mW; VGA; frame buffer memory chip; image compression; image decompression; image processing; single chip motion JPEG codec LSI; Codecs; Costs; Digital cameras; Energy consumption; Image coding; Large scale integration; Motion pictures; Signal processing; Transform coding; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
Type :
conf
DOI :
10.1109/CICC.1997.606619
Filename :
606619
Link To Document :
بازگشت