DocumentCode :
2165319
Title :
Dual signal configuration for low power low voltage high performance pipeline multiplier
Author :
Wu, Angus ; Ng, C.K.
Author_Institution :
EDA Centre, City Univ. of Hong Kong, Kowloon, Hong Kong
Volume :
2
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
181
Abstract :
A multiplier cell using dual signal configuration has been used for high performance low power low voltage pipeline multiplier. The proposed configuration requires less pipelining buffers; hence, achieving higher efficiency in terms of power consumption and silicon area. The multiplier cell is synchronized with the relocated clocked buffers which are operated with a non-overlapping two-phase clock. Simulation results showed that the proposed circuit delivered two times the throughput and half the pipeline latency of implementations with better power consumption
Keywords :
buffer circuits; clocks; digital signal processing chips; multiplying circuits; pipeline arithmetic; dual signal configuration; efficiency; low power circuits; low voltage circuits; multiplier cell; nonoverlapping two-phase clock; pipeline latency; pipeline multiplier; pipelining buffers; power consumption; relocated clocked buffers; throughput; Adders; Circuits; Clocks; Digital signal processing chips; Energy consumption; Logic functions; Low voltage; Pipeline processing; Signal design; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.706871
Filename :
706871
Link To Document :
بازگشت