DocumentCode :
2165419
Title :
Design trade-offs in high-throughput coherence controllers
Author :
Nguyen, Anthony-Trung ; Torrellas, Josep
Author_Institution :
Microprocessor Res. Labs., Intel Corp., Santa Clara, CA, USA
fYear :
2003
fDate :
27 Sept.-1 Oct. 2003
Firstpage :
194
Lastpage :
205
Abstract :
Recent research shows that the high occupancy of coherence controllers (CCs) is a major performance bottleneck in scalable shared-memory multiprocessors. We propose to take microarchitectural enhancements used for microprocessors and apply them to improve the throughput of hardwired CCs. These enhancements are CC support for nonblocking execution, early fetches of directory and L3 information, and superpipelining. Nonblocking execution in the CC reduces stalls by processing subsequent coherence transactions in the presence of misses in the directory cache and tag cache. Early fetching in the CC hides misses in the directory and tag caches and, therefore, also removes stalls. Finally, superpipelining in the CC increases its processing bandwidth. These supports all serve to increase the overall throughput of CCs and improve overall system performance. Using both SPLASH-2 and parallelized SPEC95 applications on detailed simulation models, we show that CCs that support nonblocking execution and superpipelining boost the performance of machines substantially. With these CCs, a 64-processor machine with four nodes of four SMPs per node runs on average 3.56 times faster than if it used conventional CCs. In addition, the machine runs about as fast as a more costly 64-processor machine with sixteen nodes of one SMP per node and the same advanced CCs. This is despite using much less network, chassis, and node hardware. Consequently, with our proposed advanced CCs, we can reduce the system cost significantly without affecting performance.
Keywords :
cache storage; parallel architectures; pipeline processing; reconfigurable architectures; shared memory systems; SMP; SPLASH-2 applications; coherence transactions; directory cache; high throughput coherence controllers; microarchitectural enhancements; node hardware; nonblocking execution; parallelized SPEC95 applications; scalable shared-memory multiprocessors; simulation models; superpipelining; tag cache; Bandwidth; Carbon capture and storage; Computer science; Engines; Hardware; Microarchitecture; Microprocessors; Pipeline processing; Protocols; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures and Compilation Techniques, 2003. PACT 2003. Proceedings. 12th International Conference on
ISSN :
1089-795X
Print_ISBN :
0-7695-2021-9
Type :
conf
DOI :
10.1109/PACT.2003.1238015
Filename :
1238015
Link To Document :
بازگشت