DocumentCode :
2166182
Title :
Fab Integrated Packaging (FIP): a new concept for high reliability wafer-level chip size packaging
Author :
Töpper, M. ; Auersperg, J. ; Glaw, V. ; Kaskoun, K. ; Prack, E. ; Keser, B. ; Coskina, P. ; Jäger, D. ; Fetter, D. ; Ehrmann, O. ; Samulewicz, K. ; Meinherz, C. ; Fehlberg, S. ; Karduck, C. ; Reichl, H.
Author_Institution :
Tech. Univ. Berlin, Germany
fYear :
2000
fDate :
2000
Firstpage :
74
Lastpage :
80
Abstract :
Wafer Level Packaging has the highest potential for future single chip packages. The package is completed directly on the wafer then singulated by dicing for the assembly in a flip chip fashion. All packaging and testing operations of simulated dice will be replaced by whole wafer fabrication and wafer level testing. The result is a technology which leads the way to Fab Integrated Packaging (FIP). An evaluation of the reliability of a new Wafer-Level Chip Scale Package (WL-CSP) was done in the FIP program, a joint development program between Fraunhofer IZM and Motorola. As a CSP the FIP-CSP eliminates underfill operation during flip-chip bonding using high through-put SMT assembly lines. The technological structure of this FIP-CSP is a pad redistributed die with a solder ball array. A stress compensation layer (SCL) embeds the solder balls before second solder balls are stencil printed or placed on top of embedded balls. The reliability of this wafer-level CSP presented here was simulated and evaluated by test samples. The test chip was a 1 cm×1 cm square chip which was redistributed to an 14×14 ball array with a pitch of 0.5 mm. JEDEC Level 3, 1000 cycles AATC (-55°C/+125°C) and 48 h Autoclave on component level were passed. On board level 1000 hours humidity storage at 85°C (85/85 test) and 1000 cycles -55/+125°C were passed
Keywords :
chip scale packaging; flip-chip devices; integrated circuit reliability; surface mount technology; -55 to 125 C; SMT assembly; fab integrated packaging; flip-chip bonding; reliability; solder ball array; stencil printing; stress compensation layer; wafer-level chip size packaging; Assembly; Chip scale packaging; Fabrication; Flip chip; Lead; Stress; Surface-mount technology; Testing; Wafer bonding; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
Type :
conf
DOI :
10.1109/ECTC.2000.853121
Filename :
853121
Link To Document :
بازگشت