DocumentCode :
2166378
Title :
FD/DG-SOI MOSFET-a viable approach to overcoming the device scaling limit
Author :
Hisamoto, D.
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
fYear :
2001
fDate :
2-5 Dec. 2001
Abstract :
From a practical fabrication point of view, FD/DG-SOI MOSFETs were examined as deep-sub-tenth /spl mu/m devices. Solutions for the critical issues of ultra-thin layer resistance, threshold voltage control, and double-gate formation were discussed with respect to the device scalability. By showing the feasibility of FD/DG-SOI based on the experimental data, it was made clear that FD/DG-SOI would become a viable approach to overcoming the CMOS scaling limit.
Keywords :
CMOS integrated circuits; MOSFET; silicon-on-insulator; CMOS scaling limit; FD/DG-SOI MOSFETs; deep-sub-tenth /spl mu/m devices; device scalability; double gate formation; threshold voltage control; ultra-thin layer resistance; Contact resistance; Degradation; Fabrication; Immune system; Impurities; Laboratories; MOSFET circuits; Silicides; Threshold voltage; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2001. IEDM '01. Technical Digest. International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-7050-3
Type :
conf
DOI :
10.1109/IEDM.2001.979528
Filename :
979528
Link To Document :
بازگشت