DocumentCode :
2166552
Title :
Propagation of Transients Along Sensitizable Paths
Author :
Gangadhar, Sreenivas ; Skoufis, Michael ; Tragoudas, Spyros
Author_Institution :
Dept. of Electr. & Comput. Eng., Southern Illinois Univ. Carbondale, Carbondale, IL
fYear :
2008
fDate :
7-9 July 2008
Firstpage :
129
Lastpage :
134
Abstract :
Transient faults have become increasingly observable in combinational logic. This is due to the weakening of some inherent protective mechanisms that logic traditionally holds against such flawed spurious events. One of the aforementioned mechanisms relates to the propagation of transient faults along sensitizable paths. Existing literature that relies on logic simulation under estimates the number of sensitizable paths per circuit. This leads to inconclusive and overly optimistic results when a worst-case analysis is required. In this paper, we present a zero-suppressed binary decision diagram (ZBDD) centered framework, for a complete consideration of all potentially sensitizable paths per circuit. The proposed method is validated in logic paths by evaluating worst-case transient-wave electrical characteristics, such as maximum duration and corresponding amplitude at the circuit outputs.
Keywords :
binary decision diagrams; combinational circuits; combinational logic; logic simulation; sensitizable paths; transient faults; transients propagation; zero-suppressed binary decision diagram; Attenuation; Boolean functions; Circuit faults; Circuit simulation; Data structures; Logic arrays; Logic circuits; Logic devices; Logic testing; Semiconductor device noise; Netlist; Sensitizable Ppaths; Transients; ZBDD;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
Type :
conf
DOI :
10.1109/IOLTS.2008.46
Filename :
4567074
Link To Document :
بازگشت