DocumentCode :
2166751
Title :
SRAM Cell Design Protected from SEU Upsets
Author :
Shiyanovskii, Yuriy ; Wolff, Francis ; Papachristou, Chris
Author_Institution :
Case Western Reserve Univ., Cleveland, OH
fYear :
2008
fDate :
7-9 July 2008
Firstpage :
169
Lastpage :
170
Abstract :
There have been many solutions to create a soft error immune SRAM cell. These solutions can be broken down into three categories: a) hardening, b) recovery, c) protection. Hardening techniques insert circuitry in an SRAM cell possibly duplicating the number of transistors. Recovery techniques insert current monitors in SRAMs to detect SEUs and they employ error correcting codes or redundancy to mitigate these effects. These techniques do not scale very well. Protection methods use capacitors in SRAM cells to absorb the excessive charge. Although they provide sufficient protection, they affect adversely the write time.
Keywords :
SRAM chips; integrated circuit design; radiation hardening (electronics); cell design; error correcting code; single event upset; soft error immune SRAM cell; Capacitance; Capacitors; Circuits; Error correction codes; MOSFETs; Power system modeling; Protection; Random access memory; Switches; Testing; SEU; SRAM; memory cell; soft errors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
Type :
conf
DOI :
10.1109/IOLTS.2008.49
Filename :
4567082
Link To Document :
بازگشت