DocumentCode :
2167160
Title :
Exploiting Parametric Power Supply and/or Temperature Variations to Improve Fault Tolerance in Digital Circuits
Author :
Semiao, J. ; Freijedo, J. ; Andina, J. ; Vargas, F. ; Santos, M. ; Teixeira, I. ; Teixeira, P.
Author_Institution :
Univ. of the Algarve, Faro
fYear :
2008
fDate :
7-9 July 2008
Firstpage :
227
Lastpage :
232
Abstract :
The implementation of complex functionality in low-power nano-CMOS technologies leads to enhance susceptibility to parametric disturbances (environmental, and operation-dependent). The purpose of this paper is to present recent improvements on a methodology to exploit power-supply voltage and temperature variations in order to produce fault-tolerant structural solutions. First, the proposed methodology is reviewed, highlighting its characteristics and limitations. The underlying principle is to introduce on-line additional tolerance, by dynamically controlling the time of the clock edge trigger driving specific memory cells. Second, it is shown that the proposed methodology is still useful in the presence of process variations. Third, discussion and preliminary results on the automatic selection (at gate level) of critical FF for which DDB insertion should take place are presented. Finally, it is shown that parametric delay tolerance insertion does not necessarily reduce delay fault detection, as multi-vdd or multi-frequency self-test can be used to recover detection capability.
Keywords :
CMOS digital integrated circuits; fault tolerance; low-power electronics; nanotechnology; clock edge trigger; digital circuits; fault tolerance; memory cells; multifrequency self-test; nanoCMOS technologies; parametric delay tolerance insertion; parametric disturbances; parametric power supply; power-supply voltage-temperature variations; temperature variations; Automatic control; Built-in self-test; Clocks; Delay; Digital circuits; Fault detection; Fault tolerance; Power supplies; Temperature; Voltage; delay-fault tolerance; power-supply variation; signal integrity; temperature variation; time borrowing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2008. IOLTS '08. 14th IEEE International
Conference_Location :
Rhodes
Print_ISBN :
978-0-7695-3264-6
Type :
conf
DOI :
10.1109/IOLTS.2008.51
Filename :
4567099
Link To Document :
بازگشت