DocumentCode :
2167200
Title :
Functional units power gating in SMT processors
Author :
Homayoun, Houman ; Li, Kin F. ; Rafatirad, Setareh
Author_Institution :
Dept. of Elecrical & Comput. Eng., Victoria Univ., BC, Canada
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
125
Lastpage :
128
Abstract :
Power consumption has emerged as a primary concern in processor design constraints. Power-aware techniques are being applied at all levels of circuit and system design. These techniques aim at reducing power or energy dissipation in all types of computer equipments while meeting a desired throughput. At the architectural level, power-aware design has been an active area of research in the last decade for superscalar processors. Simultaneous multithreading processor (SMT), introduced as a complementary architecture to superscalar to increase throughput, has received less attention in the context of low-power design techniques. In SMT processors functional units are one of the major power consumers. In this paper we first study the opportunity for reducing the power consumption of functional units. Our results show that functional units are idle for a significant portion of the total execution cycle. Then we reuse and evaluate a microarchitectural technique to reduce functional unit power through power gating which has been recently proposed for superscalar processors. We show that in SMT processors, this technique can reduce floating point unit power considerably while maintaining performance.
Keywords :
microprocessor chips; multi-threading; parallel architectures; power consumption; energy dissipation reduction; floating point unit power reduction; functional units power gating; microarchitectural technique; power consumption; power-aware design; power-aware techniques; processor design constraints; simultaneous multithreading processor; superscalar processors; Circuits; Design engineering; Energy consumption; Leakage current; Power dissipation; Power engineering computing; Subthreshold current; Surface-mount technology; Throughput; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and signal Processing, 2005. PACRIM. 2005 IEEE Pacific Rim Conference on
Print_ISBN :
0-7803-9195-0
Type :
conf
DOI :
10.1109/PACRIM.2005.1517241
Filename :
1517241
Link To Document :
بازگشت