Title :
Meeting the heat removal requirements of `tiled´ compliant wafer level packages
Author :
Patel, Chirag S. ; Agraharam, Sairam ; Martin, Kevin ; Meindl, James D.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
The `tiling´ of wafer level packages yields the maximum increase in the performance and the packing efficiency. The limitations on the `tiling´ are posed by the capability of removing the heat from all the applications ranging from low power to high power. This paper presents a thorough analysis of the optimum thermal design of the wafer level package and the system assembly to meet the high performance heat removal requirements while maintaining the `tiled´ assembly. The results indicate that even with heat sink fin aspect ratio of 100:1, it is not possible to remove the heat from the `tiled´ high performance wafer level package assembly. An optimum methodology is developed to determine the placement of components on the beard such that the heat can be removed without sacrificing the `tiled´ assembly. By using this methodology, the fin aspect ratio of 25 and 50 is sufficient to meet the cost performance and high performance applications´ heat removal requirements, respectively
Keywords :
heat sinks; integrated circuit packaging; thermal management (packaging); compliant wafer level package; component placement; heat removal; heat sink fin aspect ratio; thermal design optimization; tiling; Assembly systems; Chemical technology; Costs; Electronic packaging thermal management; Heat sinks; Integrated circuit modeling; Integrated circuit packaging; Power dissipation; Thermal management; Wafer scale integration;
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
DOI :
10.1109/ECTC.2000.853164