DocumentCode :
2167380
Title :
Thermal and electrical performance for wafer level package
Author :
Park, Sang Wook ; Kim, Jae Mytm ; Baik, Hyung Gil ; Kim, Sang Ha ; Hong, Joon Ki ; Chun, Heung Sup
Author_Institution :
Memory Res. Div., Hyundai Electron. Co. Ltd., Ichon, South Korea
fYear :
2000
fDate :
2000
Firstpage :
301
Lastpage :
310
Abstract :
CSP (Chip Size Package) is expected to be widely used in D-RDRAM (Direct Rambus DRAM) for its higher electrical performance as well as in PDA (Personal Digital Assistant) applications for its smaller size and lighter weight. Especially wafer level CSP (WL-CSP) has received great attention from semiconductor industries because of its minimal electrical parasitic parameter and thermal resistance. In this study, the thermal and electrical performance of WL-CSP having a high potential for DRAM applications is compared with that of the current TSOP. The thermal performance of WL-CSP was evaluated by means of a thermal model utilizing Finite Element Method (FEM) and Computational Fluid Dynamics (CFD). The results show the excellent thermal performance of WL-CSP at the range of 0.5-2.0 W of a dissipation power. The AC/DC thermo-electrical performance of 64M SDRAM WL-CSP was investigated under various ambient temperatures. The WL-CSP showed the excellent thermo-electrical performance that its access time was max. 5.5 nsec at 90°C at the range of 3.3±0.3 V of VCC. To evaluate the electrical performance of WL-CSP, we designed the three type of WL-CSP with a different redistribution layer design. Their RLC parameters and AC/DC characteristics are measured and compared with the simulation result in order to verify the validity of the simulation result. This result shows that there is a good agreement between the simulation and measurement, and the WL-CSP has better electrical performance than the TSOP
Keywords :
DRAM chips; chip scale packaging; computational fluid dynamics; finite element analysis; thermal management (packaging); 0.5 to 2.0 W; 3.3 V; 64 Mbit; 90 C; SDRAM; WL-CSP; chip size package; computational fluid dynamics; electrical characteristics; finite element method; thermal model; wafer level package; Chip scale packaging; Computational fluid dynamics; Electric resistance; Electronics industry; Finite element methods; Personal digital assistants; Random access memory; Semiconductor device packaging; Thermal resistance; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
Type :
conf
DOI :
10.1109/ECTC.2000.853167
Filename :
853167
Link To Document :
بازگشت