DocumentCode :
2167635
Title :
Study of a new structured leadframe based CSP, Mini-LOC
Author :
Jao, Jui-Meng ; Her, Tzong Dar ; Chien Ping Huang ; KO, Eric ; Calub, Greg ; Lo, Randy H Y
Author_Institution :
Siliconware Precision Ind. Co. Ltd., Taichung, Taiwan
fYear :
2000
fDate :
2000
Firstpage :
364
Lastpage :
369
Abstract :
A new CSP (chip scale package) package named Mini-LOC (lead on chip), mainly applied on DRAM, is developed by SPIL to offer a leadframe based CSP package with lower cost, enhanced thermal and electrical performance solution for assembly industries. Solder mask is printed on special designed non-outer lead leadframe to define pad openings for ball connections to shrink the package´s size and improve its thermal and electrical performance. Finite element analysis is employed to characterize thermal, electrical performance of Mini-LOC package. A traditional TSOP-LOC package with similar I/O is also analyzed and compared to study the advantages of this new structured package. The results indicate the enhanced electrical characteristics with 61% decrease in mutual-inductance and 42% decrease in mutual-capacitance as well as the thermal performance of 35% decrease in Theta Ja (C/W) compared with those of the conventional TSOP-LOC package
Keywords :
chip scale packaging; finite element analysis; CSP; DRAM; Mini-LOC; chip scale package; electrical characteristics; finite element analysis; lead on chip; mutual capacitance; mutual inductance; reliability; solder mask; structured leadframe; thermal characteristics; Assembly; Chip scale packaging; Costs; Electronics packaging; Finite element methods; Lab-on-a-chip; Lead; Packaging machines; Testing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
Type :
conf
DOI :
10.1109/ECTC.2000.853178
Filename :
853178
Link To Document :
بازگشت