Title :
An implementation of the 155M physical layer ASIC for ATM network-node interface
Author :
Suh, Chung-Wook ; Kim, Sung-Do ; Jung, Hee-Bum ; Choi, Sang-Hoon ; Kim, Gui-Dong ; Song, Won-Chul ; Kim, Kyung-Soo
Author_Institution :
Dept. of Integrated Circuit Res., Electron. & Telecommun. Res. Inst., Taejon, South Korea
Abstract :
This paper describes an implementation of the 155M physical layer ASIC for ATM network-node interface, which contains transmit synthesizer, receive bit synchronizer, transmission convergence, the microprocessor interface and UTOPIA (Universal test and operation of the PHY interface for ATM). This ASIC fully conforms the recommendations of ITU-T and ATM forum. This chip was implemented in a 0.8 μm double metal, n-well CMOS process. A total of 320,960 transistors were integrated on 9 mm×9.2 mm silicon chip that consumes a maximum of 1.02 W power at 5 V using a 155 MHz clock
Keywords :
B-ISDN; CMOS integrated circuits; asynchronous transfer mode; data communication equipment; mixed analogue-digital integrated circuits; synchronisation; telecommunication equipment; 0.8 micron; 1.02 W; 155 MHz; 155M physical layer ASIC; 5 V; ATM network-mode interface; UTOPIA; double metal n-well CMOS process; microprocessor interface; receive bit synchronizer; transmission convergence; transmit synthesizer; universal test/operation; Application specific integrated circuits; CMOS process; Clocks; Convergence; Microprocessors; Physical layer; Silicon; Synchronization; Synthesizers; Testing;
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
DOI :
10.1109/APCAS.1996.569213