• DocumentCode
    2168290
  • Title

    Design and parallel testing of wafer scale linear arrays with high harvest rates

  • Author

    Chang, Ming-Feng ; Fuchs, W. Kent

  • Author_Institution
    Illinois Univ., Urbana-Champaign, IL, USA
  • fYear
    1991
  • fDate
    29-31 Jan 1991
  • Firstpage
    285
  • Lastpage
    291
  • Abstract
    Design for high harvest rates and parallel on-wafer diagnosis of linear arrays are described. A generalized loop-based approach to defect-tolerant wafer scale linear arrays is presented. In terms of harvest rate, the loop-based approach is significantly better than the traditional spiral approaches. Similar to the spiral approaches, the loop-based approach guarantees a fixed propagation delay between any logically consecutive cells after reconfiguration, independent of the fault distribution. However, the propagation delay is larger than that of the spiral approaches. Simulation-based harvest rates for four loop-based approaches are described. Application of boundary scan to parallel testing and on-wafer diagnosis of the arrays is also presented
  • Keywords
    VLSI; integrated circuit testing; boundary scan to parallel testing; defect-tolerant wafer scale linear arrays; fixed propagation delay; generalized loop-based approach; high harvest rates; parallel on-wafer diagnosis; parallel testing; propagation delay; wafer scale linear arrays; Concurrent computing; Contracts; Memory architecture; Nearest neighbor searches; Propagation delay; Spirals; Systolic arrays; Testing; Wafer scale integration; Wire;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Wafer Scale Integration, 1991. Proceedings., [3rd] International Conference on
  • Conference_Location
    San Francisco, CA
  • Print_ISBN
    0-8186-9126-3
  • Type

    conf

  • DOI
    10.1109/ICWSI.1991.151728
  • Filename
    151728