DocumentCode
2168331
Title
Efficient Simulation of Structural Faults for the Reliability Evaluation at System-Level
Author
Kochte, Michael A. ; Zoellin, Christian G. ; Baranowski, Rafal ; Imhof, Michael E. ; Wunderlich, Hans-Joachim ; Hatami, Nadereh ; Carlo, Stefano Di ; Prinetto, Paolo
Author_Institution
Inst. of Comput. Archit. & Comput. Eng., Univ. of Stuttgart, Stuttgart, Germany
fYear
2010
fDate
1-4 Dec. 2010
Firstpage
3
Lastpage
8
Abstract
In recent technology nodes, reliability is considered a part of the standard design ¿ow at all levels of embedded system design. While techniques that use only low-level models at gate- and register transfer-level offer high accuracy, they are too inefficient to consider the overall application of the embedded system. Multi-level models with high abstraction are essential to efficiently evaluate the impact of physical defects on the system. This paper provides a methodology that leverages state-of-the-art techniques for efficient fault simulation of structural faults together with transaction-level modeling. This way it is possible to accurately evaluate the impact of the faults on the entire hardware/software system. A case study of a system consisting of hardware and software for image compression and data encryption is presented and the method is compared to a standard gate/RT mixed-level approach.
Keywords
embedded systems; fault simulation; reliability; data encryption; efficient fault simulation; embedded system design; image compression; reliability evaluation; structural faults; system-level; transaction-level modeling; Accuracy; Circuit faults; Integrated circuit modeling; Logic gates; Object oriented modeling; Time domain analysis; Time varying systems; Fault simulation; multi-level; transaction-level modeling;
fLanguage
English
Publisher
ieee
Conference_Titel
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location
Shanghai
ISSN
1081-7735
Print_ISBN
978-1-4244-8841-4
Type
conf
DOI
10.1109/ATS.2010.10
Filename
5692211
Link To Document