DocumentCode :
2168486
Title :
Optimal structure of wafer level package for the electrical performance
Author :
Ahn, Mee-Hyun ; Lee, Dong-Ho ; Kang, Sa-Yoon
Author_Institution :
Package Dev. Tea, Samsung Electron. Co. Ltd., Kyunggi-Do, South Korea
fYear :
2000
fDate :
2000
Firstpage :
530
Lastpage :
534
Abstract :
RDD, which is being regarded as a next generation main memory, has very high data transfer rate up to several hundred MHz. In order to satisfy the electrical requirement at high speeds, CSP-type packages are adopted, in general. Recently, WLP (Wafer Level Package) has been proposed as a candidate for RDD package because of their low manufacturing cost. Because of the extreme close distance between the metal trace and silicon on a WLP, the electrical requirements of RDD cannot be easily satisfied. In order to satisfy the electrical requirements for RDD including Ci, design factors of WLP such as redistributed pattern design, materials, and structure of dielectric inter-layer should be optimized. This paper describes the evaluation of WLP as a RDD package with respect to electrical performance and proposes an optimal structure for the WLP. Various WLP types were also analyzed in electrical perspective. The electrical characteristics of WLP was estimated and analyzed by using a proposed structure of dielectric inter-layer through electro-magnetic simulation and comparing actual measurement data. The optimal design parameters of WLP are also proposed to ensure electrical performance
Keywords :
DRAM chips; chip scale packaging; integrated circuit design; CSP-type packages; RDD package; Rambus DRAM Direct; data transfer rate; dielectric inter-layer; electrical characteristics; electrical performance; electromagnetic simulation; manufacturing cost; optimal design; optimal structure; redistributed pattern design; wafer level package; Analytical models; Costs; Design optimization; Dielectric materials; Dielectric measurements; Electric variables; Manufacturing; Packaging; Silicon; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
Type :
conf
DOI :
10.1109/ECTC.2000.853209
Filename :
853209
Link To Document :
بازگشت