Title :
A Localized Power Control mixing hopping and Super Cut-Off techniques within a GALS NoC
Author :
Beigne, E. ; Clermidy, F. ; Miermont, S. ; Thonnart, Y. ; Valentian, A. ; Vivet, P.
Author_Institution :
CEA-LETI, MINATEC, Grenoble
Abstract :
In complex embedded applications, optimisation and adaptation of both dynamic and leakage power have become an issue at SoC grain. We propose in this paper a complete dynamic voltage and frequency scaling architecture for IP units within a GALS NOC. network-on-chip architecture combined with a globally asynchronous locally synchronous paradigm is a natural enabler for DVFS mechanisms. GALS NoC provides scalable communications and a natural split between timing domains. The proposed low power architecture is based on the association of a local clock generator and a local power control mixing VDD-hopping and super cut-off techniques. No fine control software is required during voltage and frequency scaling. A minimal latency cost is observed together with an efficient local power control.
Keywords :
clocks; network-on-chip; power control; NoC; SoC; complex embedded applications; dynamic-leakage power; local clock generators; localized power control mixing hopping; minimal latency cost; mixing VDD-hopping; network-on-chip architecture; super cut-off techniques; voltage-frequency scaling; Clocks; Communication system control; Computer architecture; Dynamic voltage scaling; Frequency; Network-on-a-chip; Power control; Power generation; Timing; Voltage control;
Conference_Titel :
Integrated Circuit Design and Technology and Tutorial, 2008. ICICDT 2008. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-1810-7
Electronic_ISBN :
978-1-4244-1811-4
DOI :
10.1109/ICICDT.2008.4567241