DocumentCode :
2168823
Title :
Variation-Aware Fault Modeling
Author :
Hopsch, Fabian ; Becker, Bernd ; Hellebrand, Sybille ; Polian, Ilia ; Straube, Bernd ; Vermeiren, Wolfgang ; Wunderlich, Hans-Joachim
Author_Institution :
Fraunhofer IIS/EAS, Dresden, Germany
fYear :
2010
fDate :
1-4 Dec. 2010
Firstpage :
87
Lastpage :
93
Abstract :
To achieve a high product quality for nano-scale systems both realistic defect mechanisms and process variations must be taken into account. While existing approaches for variation-aware digital testing either restrict themselves to special classes of defects or assume given probability distributions to model variabilities, the proposed approach combines defect-oriented testing with statistical library characterization. It uses Monte Carlo simu-lations at electrical level to extract delay distributions of cells in the presence of defects and for the defect-free case. This allows distinguishing the effects of process variations on the cell delay from defect-induced cell delays under process variations. To provide a suitable interface for test algorithms at higher levels of abstraction the distributions are represented as histograms and stored in a histogram data base (HDB). Thus, the computationally expensive defect analysis needs to be performed only once as a preprocessing step for library characterization, and statistical test algorithms do not require any low level information beyond the HDB. The generation of the HDB is demonstrated for primitive cells in 45nm technology.
Keywords :
Monte Carlo methods; fault simulation; integrated circuit modelling; integrated circuit testing; logic circuits; logic testing; nanotechnology; statistical testing; Monte Carlo simulations; defect-oriented testing; histogram database; nanoscale systems; nanotechnology; probability distributions; process variations; product quality; realistic defect mechanisms; statistical library characterization; statistical test; variation-aware digital testing; variation-aware fault modeling; Circuit faults; Delay; Histograms; Libraries; Logic gates; Resistors; Testing; Defect-oriented testing; analogue fault simulation; delay; histograms; parameter variations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location :
Shanghai
ISSN :
1081-7735
Print_ISBN :
978-1-4244-8841-4
Type :
conf
DOI :
10.1109/ATS.2010.24
Filename :
5692228
Link To Document :
بازگشت