DocumentCode :
2168950
Title :
P^(2)CLRAF: An Pre- and Post-Silicon Cooperated Circuit Lifetime Reliability Analysis Framework
Author :
Jin, Song ; Han, Yinhe ; Li, Huawei ; Li, Xiaowei
Author_Institution :
Key Lab. of Comput. Syst. & Archit., Chinese Acad. of Sci., Beijing, China
fYear :
2010
fDate :
1-4 Dec. 2010
Firstpage :
117
Lastpage :
120
Abstract :
Statistical static timing analysis (SSTA) considering process variation and aging effects is usually used to analyze circuit lifetime reliability at design phase. A key challenge for statistical lifetime reliability analysis is that an accurate statistical timing model is needed to carefully model practical variation distribution as well as delay correlation. In this work, P2CLRAF, a circuit lifetime reliability analysis framework is proposed. It calibrates pre-silicon SSTA result by learning the collected data from path delay testing at post-silicon timing validation phase. A neural network inside P2CLRAF is trained to learn variation distribution and delay correlation based on the statistic of path delay testing. The learned information is then fed back to SSTA to further improve the accuracy of circuit lifetime reliability analysis. Experimental results demonstrate the effectiveness of the proposed analysis framework.
Keywords :
circuit reliability; circuit testing; life testing; statistical analysis; neural network; path delay testing; pre- and post-silicon cooperated circuit lifetime reliability analysis framework; statistical static timing analysis; Aging; Delay; Integrated circuit modeling; Integrated circuit reliability; Logic gates; Lifetime Reliability; NBTI; Process Variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2010 19th IEEE Asian
Conference_Location :
Shanghai
ISSN :
1081-7735
Print_ISBN :
978-1-4244-8841-4
Type :
conf
DOI :
10.1109/ATS.2010.29
Filename :
5692233
Link To Document :
بازگشت