Title :
One micron precision, wafer-level aligned bonding for interconnect, MEMS and packaging applications
Author_Institution :
Electron. Visions Inc., Phoenix, AZ, USA
Abstract :
The ability to align and bond with precision, one micron or less, two silicon wafers or a silicon wafer to another substrate is becoming a critical issue for a variety of semiconductor applications. For CMOS devices this technology will be applied for chip-scale packaging and also for advanced 3-D interconnect processes. In the microelectromechanical systems (MEMS) arena, accurate alignment of two silicon micromachined wafers enables the design of more advanced MEMS devices and aggressive die shrinks of existing products. In this paper we discuss the advantages and disadvantages of various substrate-to-substrate alignment techniques including infrared, through wafer via, inter-substrate optical and wafer backside alignment methods. We also report on a new approach to wafer-to-wafer alignment that relies on precision alignment positioning systems to register and align wafers with one micron or better precision. Test results from this wafer-to-wafer alignment system demonstrate that one micron alignment accuracy can be routinely obtained. This new wafer-level alignment and bonding technique is particularly well suited for high-volume manufacturing due to the long-term stability of the precision alignment positioning system. This paper gives a brief overview of some typical uses of aligned wafer-level bonding for chip-scale, 3-D interconnect and MEMS applications
Keywords :
CMOS integrated circuits; chip scale packaging; integrated circuit interconnections; micromechanical devices; wafer bonding; 3-D interconnect processes; 3D interconnect; CMOS devices; MEMS; MEMS applications; Si micromachined wafer; chip-scale packaging; die shrinks; high-volume manufacturing; inter-substrate optical alignment; interconnect; long-term stability; microelectromechanical systems; packaging; precision alignment positioning; substrate-to-substrate alignment; wafer backside alignment; wafer-level aligned bonding; wafer-to-wafer alignment; CMOS process; CMOS technology; Chip scale packaging; Microelectromechanical systems; Micromechanical devices; Semiconductor device packaging; Silicon; Substrates; Wafer bonding; Wafer scale integration;
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
DOI :
10.1109/ECTC.2000.853231