DocumentCode :
2169513
Title :
A comparative study of variability impact on static flip-flop timing characteristics
Author :
Rebaud, B. ; Belleville, M. ; Bernard, C. ; Robert, M. ; Maurine, P. ; Azemard, N.
Author_Institution :
CEA-LETI MINATEC, Grenoble
fYear :
2008
fDate :
2-4 June 2008
Firstpage :
167
Lastpage :
170
Abstract :
With the event of nanoscale technologies, new physical phenomena and technological limitations are increasing the process variability and its impact on circuit yield and performances. Like combinatory cells, the sequential cells also suffer of variations, impacting their timing characteristics. Regarding the timing behaviors, setup and hold time violation probabilities are increasing. This article aims at comparing a set of representative static flip-flop architectures used in digital designs and at studying their sensitivity to process variations. Clock-to-Q delay, hold time and setup time means and standard deviations are compared for a low power 65 nm technology and commented. Then, a study of the hold/setup time failure probabilities according to the flip-flop used in a critical path is given to illustrate their robustness toward process variations.
Keywords :
flip-flops; logic design; timing; clock-to-Q delay; digital designs; hold time means; process variations; setup time means; size 65 nm; standard deviations; static flip-flop architectures; static flip-flop timing characteristics; variability impact; Circuits; Clocks; Delay effects; Flip-flops; Inverters; Latches; Master-slave; Probability; Robustness; Timing; Clock-to-Q delay; Flip-Flop; Hold Time; Setup Time; Variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuit Design and Technology and Tutorial, 2008. ICICDT 2008. IEEE International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-1810-7
Electronic_ISBN :
978-1-4244-1811-4
Type :
conf
DOI :
10.1109/ICICDT.2008.4567271
Filename :
4567271
Link To Document :
بازگشت