DocumentCode :
2169867
Title :
Low temperature Si layer splitting
Author :
Tong, Q.-Y. ; Lee, T.H. ; Huang, L.-J. ; Chao, Y.-L. ; Gösele, U.
Author_Institution :
Sch. of Eng., Duke Univ., Durham, NC, USA
fYear :
1997
fDate :
6-9 Oct 1997
Firstpage :
126
Lastpage :
127
Abstract :
Wafer bonding opens up new design possibilities for the fabrication of various single crystalline semiconductor on insulator (SOI) materials. SOI has been realized by layer splitting (“smart-cut”). However, except in the cases where only a small difference in the thermal expansion coefficients between the Si and the substrates is present, other SOI material combinations usually suffer from excessive thermal stresses due to thermal mismatch between the Si and the dissimilar substrates during annealing before layer splitting. For SOQ (Si on Quartz), at room temperature the thermal expansion coefficient of Si is 2.56×10-6/°C while that of synthetic quartz is only 0.5×10-6/°C. A bonded 4" standard Si/quartz pair (both of ~525 μm in thickness), will typically crack at ~180°C. Since the splitting temperature in the smart-cut process exceeds 500°C, the Si wafer in the Si/quartz pair has to be thinned down sufficiently (<150 μm) to avoid cracking of the bonded pair during the Si layer splitting. However, a main advantage offered by the smart cut method is lost, namely that extensive lapping and etching to remove most of the substrate is avoided and the substrate from which the Si layer is transferred can be reused. In order to preserve these advantages a smarter-cut approach which employes a low temperature Si layer splitting technology is described
Keywords :
annealing; boron; elemental semiconductors; hydrogen; ion implantation; silicon; silicon-on-insulator; thermal expansion; thermal stresses; wafer bonding; 150 micron; 180 degC; SOI materials; Si:B,H; layer splitting; smart-cut; splitting temperature; thermal expansion coefficient; thermal mismatch; thermal stresses; wafer bonding; Crystalline materials; Crystallization; Fabrication; Semiconductor materials; Silicon on insulator technology; Substrates; Temperature; Thermal expansion; Thermal stresses; Wafer bonding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 1997. Proceedings., 1997 IEEE International
Conference_Location :
Fish Camp, CA
ISSN :
1078-621X
Print_ISBN :
0-7803-3938-X
Type :
conf
DOI :
10.1109/SOI.1997.634965
Filename :
634965
Link To Document :
بازگشت