Title :
TTA processor design for FPFSD-MIMO detector
Author :
Zhengli Xu ; Zhisong Bie ; Canfeng Chen ; Xianjun Jiao
Author_Institution :
Key Lab. of Universal Wireless Commun., Beijing Univ. of Posts & Telecommun., Beijing, China
Abstract :
The research of terminal baseband processing reconfiguration has become the trend of software-defined radio (SDR) which achieves flexibility in an environment with different standards. Transport triggered architecture (TTA) is an ideal processor template for ASIP with customized datapath but without the inflexibility and design cost of fixed function hardware accelerators. This paper mainly designs a universal processor based on Fully Parallel Fixed Complexity Sphere Decoder (FPFSD) algorithm which can be implemented in parallel on TTA. The processor is enhanced with QR and PED special function units (SFU) to accommodate different antenna configurations. The flexibility of ASIPs leaves the approach as an interesting topic for further development.
Keywords :
MIMO communication; decoding; instruction sets; matrix decomposition; software radio; ASIP; FPFSD-MIMO detector; PED special function unit; QR enhancement; SDR; SFU; TTA processor design; application specific instruction set processor; fixed function hardware accelerator; fully parallel fixed complexity sphere decoder algorithm; software-defined radio; terminal baseband processing reconfiguration; transport triggered architecture; Antennas; Complexity theory; Delays; Detectors; MIMO; Ports (Computers); Registers; FPFSD; SFU; fixed-point; reconfiguration;
Conference_Titel :
Communication Technology (ICCT), 2013 15th IEEE International Conference on
Conference_Location :
Guilin
DOI :
10.1109/ICCT.2013.6820449