DocumentCode :
2171356
Title :
Comparison of flip chip technologies on rigid polyimide with respect to reliability and manufacturing costs
Author :
Miessner, Ralf ; Aschenbrenner, Rolf ; Reichi, H. ; Ling, Sharon ; Le, Blnh ; Lew, Ark ; Benson, Richard ; Nhan, Elbert
Author_Institution :
Fraunhofer Inst. Reliability & Microintegration, Berlin, Germany
fYear :
2000
fDate :
2000
Firstpage :
1133
Lastpage :
1138
Abstract :
Flip chip interconnect technology has seen extensive growth with the demands for electronics miniaturization. Applying flip chip interconnection can potentially achieve smaller size, better performance, higher reliability and, with the development of new materials and processes, lower cost. In this study, the Space Department of the Johns Hopkins University Applied Physics Laboratory is working jointly with HyComp, and Fraunhofer Institute of Reliability and Microintegration, to investigate the feasibility and reliability of several types of interconnect technologies for flip chips. Attentions will be focused on the interconnections between integrate circuits (IC´s) and the substrate as they are indicated as weak linkages for long-term reliability. Emerging interconnect technologies, such as applying anisotropic conductive adhesive (ACA), Au stud bumping, and Stud Bump Bonding (SBB), will be discussed in this paper. All assemblies will be subjected to series of reliability tests, including temperature cycling, thermal shock, vibration, 85°C/85% RH temperature humidity, and radiation tests. In-situ resistance measurements will be made to continuously monitor performance of interconnects. The test results can be used to evaluate and assess the reliability of the interconnect technology for future space application. Furthermore, a cost comparison of all investigated technologies will be given in this study. Thus we evaluated not only the technological but also the economical potential of each technology
Keywords :
adhesives; conducting materials; flip-chip devices; integrated circuit packaging; polymers; Au; Au stud bumping; anisotropic conductive adhesive; electronic packaging; flip-chip interconnect technology; integrated circuit; manufacturing cost; reliability; rigid polyimide substrate; stud bump bonding; Costs; Flip chip; Integrated circuit interconnections; Integrated circuit reliability; Materials reliability; Physics; Polyimides; Space technology; Temperature; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Components & Technology Conference, 2000. 2000 Proceedings. 50th
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7803-5908-9
Type :
conf
DOI :
10.1109/ECTC.2000.853314
Filename :
853314
Link To Document :
بازگشت