Title :
Solver technology for system-level to RTL equivalence checking
Author :
Koelbl, Alfred ; Jacoby, Reily ; Jain, Himanshu ; Pixley, Carl
Author_Institution :
Verification Group, Synopsys, Inc., Hillsboro, OR
Abstract :
Checking the equivalence of a system-level model against an RTL design is a major challenge. The reason is that usually the system-level model is written by a system architect, whereas the RTL implementation is created by a hardware designer. This approach leads to two models that are significantly different. Checking the equivalence of real-life designs requires strong solver technology. The challenges can only be overcome with a combination of bit-level and word-level reasoning techniques, combined with the right orchestration. In this paper, we discuss solver technology that has shown to be effective on many real-life equivalence checking problems.
Keywords :
digital circuits; system-on-chip; RTL implementation; bit-level reasoning techniques; hardware designer; real-life equivalence checking problems; solver technology; system-level model; word-level reasoning techniques; Binary decision diagrams; Computer bugs; Computer languages; Engines; Hardware; Integrated circuit modeling; Jacobian matrices; Production systems; Surface-mount technology; Timing;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
Print_ISBN :
978-1-4244-3781-8
DOI :
10.1109/DATE.2009.5090657