DocumentCode :
2171785
Title :
An Efficient Memory System for Fast Block Matching Motion Estimation Algorithms
Author :
Tian, Ying-Hong ; Zhang, Xiao-Jun ; Lai, Zong-sheng
Author_Institution :
East China Normal Univ., Shanghai, China
fYear :
2009
fDate :
17-19 Oct. 2009
Firstpage :
1
Lastpage :
5
Abstract :
This paper proposes an efficient memory system (MS) for fast block matching motion estimation algorithms, which suffer from bandwidth problem and random block data access problem. One novel data-to-memory mapping algorithm is proposed to solve these problems. By data reuse and efficient memory arrangement based on Latin Square, the bandwidth can be reduced to 5.15 Mbit/s for SVGA video. To balance better between I/O Pads and bandwidth, the proposed MS uses 8 pixel data input. The proposed MS also proposes tree-type 2 to 1 multiplex shuffle networks and address offset method to reduce delay and optimize the implementation. The FPGA-base implementation can work at 227 MHz clock and meet real-time requirements in the SVGA video system with VBSME.
Keywords :
field programmable gate arrays; image matching; motion estimation; storage management; video coding; FPGA; I/O pads; SVGA video; data reuse; data-to-memory mapping algorithm; fast block matching motion estimation; frequency 227 MHz; memory arrangement; memory system; multiplex shuffle network; variable blocks ME; Bandwidth; Clocks; Concurrent computing; Costs; Educational technology; Frequency; Motion estimation; Optimization methods; Rate-distortion; Real time systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing, 2009. CISP '09. 2nd International Congress on
Conference_Location :
Tianjin
Print_ISBN :
978-1-4244-4129-7
Electronic_ISBN :
978-1-4244-4131-0
Type :
conf
DOI :
10.1109/CISP.2009.5304699
Filename :
5304699
Link To Document :
بازگشت