DocumentCode :
2171909
Title :
Reliability aware through silicon via planning for 3D stacked ICs
Author :
Shayan, Amirali ; Hu, Xiang ; Peng, He ; Cheng, Chung-Kuan ; Yu, Wenjian ; Popovich, Mikhail ; Toms, Thomas ; Chen, Xiaoming
Author_Institution :
CSE Dept., Univ. of California San Diego, San Diego, CA, USA
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
288
Lastpage :
291
Abstract :
This work proposes reliability aware through silicon via (TSV) planning for the 3D stacked silicon integrated circuits (ICs). The 3D power distribution network is modeled and extracted in frequency domain which includes the impact of skin effect. The worst case power noise of the 3D power delivery networks (PDN) with local TSV failures resulting from fabrication process or circuit operation is identified in both frequency and time domain. From the experimental results, it is observed that a single TSV failure could increase the maximum voltage variation up to 70% which should be considered in nanoscale ICs. The parameters of the 3D PDN are designed such that the power distribution is reliable under local TSV failures. The spatial distribution of the power noise, reliability and block out area is analyzed to enhance the reliability of the 3D PDN under local TSV failure.
Keywords :
elemental semiconductors; integrated circuit noise; integrated circuit reliability; power distribution reliability; silicon; 3D power distribution network; 3D stacked ICs; Si; power delivery networks; power noise; reliability; Fabrication; Frequency domain analysis; Integrated circuit noise; Integrated circuit reliability; Power distribution; Power systems; Silicon; Skin effect; Through-silicon vias; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090673
Filename :
5090673
Link To Document :
بازگشت