DocumentCode :
2172236
Title :
TRAM: A tool for Temperature and Reliability Aware Memory Design
Author :
Khajeh, Amin ; Gupta, Aseem ; Dutt, Nikil ; Kurdahi, Fadi ; Eltawil, Ahmed ; Khouri, Kamal ; Abadir, Magdy
Author_Institution :
Univ. of California, Irvine, CA
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
340
Lastpage :
345
Abstract :
Memories are increasingly dominating Systems on Chip (SoC) designs and thus contribute a large percentage of the total system´s power dissipation, area and reliability. In this paper, we present a tool which captures the effects of supply voltage Vdd and temperature on memory performance and their interrelationships. We propose a Temperature- and Reliability- Aware Memory Design (TRAM) approach which allows designers to examine the effects of frequency, supply voltage, power dissipation, and temperature on reliability in a mutually interrelated manner. Our experimental results indicate that thermal unaware estimation of probability of error can be off by at least two orders of magnitude and up to five orders of magnitude from the realistic, temperature-aware cases. We also observed that thermal aware Vdd selection using TRAM can reduce the total power dissipation by up to 2.5times while attaining an identical predefined limit on errors.
Keywords :
integrated circuit design; reliability; system-on-chip; power dissipation; reliability aware memory design; supply voltage; systems on chip designs; temperature aware memory design; Delay effects; Energy consumption; Error correction; Fluctuations; Frequency; Power dissipation; Power system reliability; System-on-a-chip; Temperature distribution; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090685
Filename :
5090685
Link To Document :
بازگشت