Title :
Imperfection-immune VLSI logic circuits using Carbon Nanotube Field Effect Transistors
Author :
Mitra, Subhasish ; Zhang, Jie ; Patil, Nishant ; Wei, Hai
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA, USA
Abstract :
Carbon nanotube field-effect transistors (CNFETs) show big promise as extensions to silicon-CMOS because: 1) Ideal CNFETs can provide significant energy and performance benefits over silicon-CMOS, and 2) CNFET processing is compatible with existing silicon-CMOS processing. However, future gigascale systems cannot rely solely on existing chemical synthesis for guaranteed ideal devices. VLSI-scale logic circuits using CNFETs must overcome major challenges posed by: 1) Misaligned and mis-positioned Carbon Nanotubes (CNTs); 2) Metallic CNTs; and, 3) CNT density variations. This paper performs detailed analysis of the impact of these challenges on CNFET circuit performance. A combination of design and processing techniques, presented this paper, can enable VLSI-scale CNFET logic circuits that are immune to high rates of inherent imperfections. These techniques are inexpensive compared to traditional defect- and fault-tolerance, do not impose major changes in VLSI design flows, and are compatible with VLSI processing because they do not require special customization on chip-by-chip basis.
Keywords :
CMOS integrated circuits; VLSI; carbon nanotubes; logic circuits; CNFET processing; VLSI-scale logic circuits; carbon nanotube field effect transistors; carbon nanotubes; chemical synthesis; gigascale systems; imperfection-immune VLSI logic circuits; metallic CNT; silicon-CMOS; CNTFETs; Carbon nanotubes; Chemicals; Circuit optimization; Circuit synthesis; Immunity testing; Logic circuits; Performance analysis; Process design; Very large scale integration;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
Print_ISBN :
978-1-4244-3781-8
DOI :
10.1109/DATE.2009.5090705