DocumentCode :
2172900
Title :
On-chip communication architecture exploration for processor-pool-based MPSoC
Author :
Joo, Young-Pyo ; Kim, Sungchan ; Ha, Soonhoi
Author_Institution :
Sch. of EECS, Seoul Nat. Univ., Seoul
fYear :
2009
fDate :
20-24 April 2009
Firstpage :
466
Lastpage :
471
Abstract :
MPSoC is evolving towards processor-pool (PP)-based architectures, which employ hierarchical on-chip network for inter- and intra-PP communication. Since the design space of PP-based MPSoC is extremely wide, application-specific optimization of on-chip communication is a nontrivial task. This paper presents a systematic methodology for on-chip network design of PP-based MPSoC. The proposed approach allows independent configurations of PPs, which leads to efficient solutions than previous work. Since time-consuming simulation is inevitable to evaluate complicated on-chip network during exploration, we do early pruning of design space by a bandwidth analysis technique that considers task execution dependencies. Our approach yields the Pareto-optimal solutions between clock frequency and area requirements. The experiments show that the proposed technique finds more efficient architectures compared with the previous approaches.
Keywords :
Pareto optimisation; multiprocessing systems; system-on-chip; Pareto-optimal solutions; bandwidth analysis; multiprocessor system-on-chip; on-chip communication; on-chip network; processor-pool based architectures; Bandwidth; CMOS technology; Clocks; Computer architecture; Delay; Network-on-a-chip; Shape; Space exploration; Space technology; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition, 2009. DATE '09.
Conference_Location :
Nice
ISSN :
1530-1591
Print_ISBN :
978-1-4244-3781-8
Type :
conf
DOI :
10.1109/DATE.2009.5090710
Filename :
5090710
Link To Document :
بازگشت