DocumentCode :
2173639
Title :
New high performance low power 4 bit full adder with reduce ground bounce noise
Author :
Singh, Rajdeep ; Akashe, Shyam
Author_Institution :
ITM Univ., Gwalior, India
fYear :
2013
fDate :
21-23 Sept. 2013
Firstpage :
346
Lastpage :
349
Abstract :
In this paper, the low power and reduce Ground Bounce noise 4 bit adder has been proposed. Full adder is the most important basic building block of digital circuits employing arithmetic operation. It is therefore necessary to make these systems more efficient to survive with high speed while consuming low power. As the speed of the circuit increases the most important unwanted parameter exhibited by the circuits is ground bounce noise. In this paper, we have proposed a modified 4 bit full adder based on using multi-threshold CMOS technique. Here we use forward body biased multimode (MTCMOS) technique to evaluate standby leakage current, power and ground bounce noise. All the simulation in this paper has been carried out using cadence virtuoso at 45 nm technology at various voltage and temperatures.
Keywords :
CMOS digital integrated circuits; adders; integrated circuit noise; leakage currents; low-power electronics; MTCMOS technique; arithmetic operation; building block; cadence virtuoso; digital circuits; forward body biased multimode technique; low power full adder; multithreshold CMOS technique; power bounce noise; reduce ground bounce noise; size 45 nm; standby leakage current; word length 4 bit; Adders; CMOS integrated circuits; Land surface temperature; Leakage currents; Noise; Transistors; Very large scale integration; Full Adeer; Ground Bounce Noise; Multi-threshold CMOS; Stack Transistor; Standby Leakage power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Electronic Systems (ICAES), 2013 International Conference on
Conference_Location :
Pilani
Print_ISBN :
978-1-4799-1439-5
Type :
conf
DOI :
10.1109/ICAES.2013.6659428
Filename :
6659428
Link To Document :
بازگشت