DocumentCode :
2175558
Title :
Analysis and performance comparison of 3780 point FFT processor architectures
Author :
Jing, He ; Tianyue, Li ; Xinyu, Xu
Author_Institution :
Inf. Eng. Sch., Commun. Univ. of China, Beijing, China
fYear :
2011
fDate :
9-11 Sept. 2011
Firstpage :
731
Lastpage :
734
Abstract :
3780 point FFT is generally implemented by decomposing 3780 point to small size, which can be implemented with WFTA and PFA. Pipelined architecture is most commonly used when implementing 3780 FFT in ASIC. Several architectures were proposed and patented, the differences of the architectures lie in the way 3780 are decomposed and the processing order of small sized WFTA module. In this paper, the architectures for 3780 point FFT processor are analyzed, and the architectures with varied processing order and internal wordlength are modeled and simulated with Matlab, the simulation results show that processing larger sized WFTA at the first stages can achieve better performance, and the decomposition of 3780 = 9 × 3 × 7 × 5 × 4 can achieve best performance in terms of SQNR and hardware cost.
Keywords :
fast Fourier transforms; logic design; microprocessor chips; pipeline arithmetic; 3780 point FFT processor architectures; ASIC; Matlab; PFA; WFTA module; Winograd Fourier transform algorithm; internal wordlength; pipelined architecture; prime factor algorithm; processing order; Complexity theory; Discrete Fourier transforms; Hardware; Indexes; Matrix decomposition; Memory management; 3780 point FFT; PFA; WFTA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Communications and Control (ICECC), 2011 International Conference on
Conference_Location :
Ningbo
Print_ISBN :
978-1-4577-0320-1
Type :
conf
DOI :
10.1109/ICECC.2011.6066558
Filename :
6066558
Link To Document :
بازگشت