DocumentCode :
2175993
Title :
Power integrity estimation by use of LSI power-pin model applying chip-package-board co-design
Author :
Harada, Takashi ; Ogawa, Masashi ; Kusumoto, Manabu ; Wabuka, Hiroshi
Author_Institution :
Syst. Jisso Res. Labs., NEC Corp., Sagamihara, Japan
fYear :
2008
fDate :
10-12 Dec. 2008
Firstpage :
5
Lastpage :
8
Abstract :
This paper describes a fast board-power-voltage fluctuation analysis system to realize the chip-package-board co-design. As high-speed signal processing of semiconductor chips and high-density packaging technologies are progressed, circuit margins are reduced and the packaging design becomes difficult more and more. These difficulties often bring re-designs of board and package layouts. To reduce the time loss by the rework and increase design efficiency, short turn-around-time estimation techniques for analyzing the electrical performance integrating chip-package-board characteristics have been required. This system contributes to the increase of design efficiency in the early product development stage followed by reducing the time loss due to the rework in the development process.
Keywords :
integrated circuit packaging; large scale integration; LSI power-pin model; board-power-voltage fluctuation analysis; chip-package-board codesign; high-density packaging technologies; high-speed signal processing; power integrity estimation; semiconductor chips; short turn-around-time estimation techniques; Circuits; Fluctuations; Large scale integration; Performance analysis; Performance loss; Power system modeling; Product development; Semiconductor device packaging; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Packaging and Systems Symposium, 2008. EDAPS 2008. Electrical Design of
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-2633-1
Electronic_ISBN :
978-1-4244-2634-8
Type :
conf
DOI :
10.1109/EDAPS.2008.4735984
Filename :
4735984
Link To Document :
بازگشت