Title :
Variable latency speculative Han-Carlson adders topologies
Author :
Esposito, Darjn ; De Caro, Davide ; De Martino, Michele ; Strollo, Antonio G.M.
Author_Institution :
Dept. of Electrical Engineering and Information Technology, University of Napoli “Federico II” via Claudio, 21 - 80125 Napoli, Italy
fDate :
June 29 2015-July 2 2015
Abstract :
Speculation can enhance adders performance by making carry predictions. It consists in replacing the arithmetic function with a faster, approximated, one, giving correct results most of the time. An error detection stage flags the misprediction events, in such cases, a two-cycles error correction stage is used, constituting a variable latency speculative adder. This paper proposes novel variable latency speculative adders based on Han-Carlson parallel-prefix topologies. The proposed adders are more effective than variable latency Kogge-Stone adders previously proposed in literature. A novel error detection technique that reduces error probability, compared to previous approaches, is proposed. Synthesis results, in the UMC 65nm library, show that proposed variable latency topologies outperform previously developed speculative Kogge-Stone adders and non-speculative ones, when high-speed is required. It is also shown that non-speculative adders remain the best choice when the speed constraint is relaxed.
Keywords :
Adders; Clocks; Digital arithmetic; Error probability; Indexes; Libraries; Topology; Addition; digital arithmetic; error detection; parallel-prefix adders; speculative adders; variable latency adders;
Conference_Titel :
Ph.D. Research in Microelectronics and Electronics (PRIME), 2015 11th Conference on
Conference_Location :
Glasgow, United Kingdom
DOI :
10.1109/PRIME.2015.7251090