DocumentCode :
2176956
Title :
Clocking Links in Multi-chip Packages: A Case Study
Author :
Ali, Tamer ; Patil, Dinesh ; Liu, Frankie ; Alon, Elad ; Lexau, Jon ; Yang, Chih-Kong Ken ; Ho, Ron
Author_Institution :
Sun Labs., Oracle, Menlo Park, CA, USA
fYear :
2010
fDate :
18-20 Aug. 2010
Firstpage :
96
Lastpage :
103
Abstract :
This brief note presents a case study for clocking links in multi-chip packages. A particular co-packaged multichip system design based on multi-Gbps silicon photonics global interconnect provides the context for our study of near-short range links, and we explore its design space. A preliminary exploration of phase noise suggests that the links should be clocked mesochronously, with an optically distributed full-rate clock and using local phase adjustment at each receiver.
Keywords :
microprocessor chips; multiprocessing systems; clocking links; local phase adjustment; multiGbps silicon; multichip packages; near-short range links; phase noise exploration; silicon photonics global interconnect; Clocks; Jitter; Optical fiber communication; Optical receivers; Optical waveguides; System-on-a-chip; Clocking; DLL; PLL; links; photonics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Interconnects (HOTI), 2010 IEEE 18th Annual Symposium on
Conference_Location :
Mountain View, CA
Print_ISBN :
978-1-4244-8547-5
Electronic_ISBN :
978-0-7695-4208-9
Type :
conf
DOI :
10.1109/HOTI.2010.18
Filename :
5577320
Link To Document :
بازگشت