Title :
Design and implementation of high-speed Reed-Solomon decoder
Author :
Yu-xin, You ; Jin-xiang, Wang ; Feng-chang, Lai ; Yi-zheng, Ye
Author_Institution :
Microelectron. Center, Harbin Inst. of Technol., China
Abstract :
This paper presents a new VLSI design and implementation of a high-speed three-stage pipelining Reed-Solomon decoder based on the modified Euclidean algorithm. A new multiplier and inversion for GF(2m) are implemented on the composite field GF(22n) (m=2n), which offers lower hardware requirements compared to standard Mastrovito multiplier and ROM respectively. By setting the new initial conditions of MEA, not only decoding latency but also hardware overheads of RS (204,188) decoder is reduced greatly compared to the conventional architecture with the same decoding rate. The complexity of the proposed RS decoder is about 118,000 gates, and the decoding latency is only 220 clock cycles and has a throughput of 800 Mbit/s using 0.25 μm CMOS process.
Keywords :
CMOS digital integrated circuits; Reed-Solomon codes; VLSI; decoding; integrated circuit design; multiplying circuits; pipeline processing; 0.25 micron; 800 Mbit/s; CMOS; RS (204,188); VLSI; clock cycles; composite field; decoding latency; decoding rate; hardware overheads; hardware requirements; high-speed Reed-Solomon decoder; inversion; modified Euclidean algorithm; multiplier; three-stage pipelining decoder; throughput; Algorithm design and analysis; Clocks; Decoding; Delay; Hardware; Pipeline processing; Read only memory; Reed-Solomon codes; Throughput; Very large scale integration;
Conference_Titel :
Circuits and Systems for Communications, 2002. Proceedings. ICCSC '02. 1st IEEE International Conference on
Print_ISBN :
5-7422-0260-1
DOI :
10.1109/OCCSC.2002.1029066