DocumentCode :
2178893
Title :
Phase locked loops for array processors
Author :
Leonov, G.A. ; Seledzhi, S.M.
Author_Institution :
Fac. of Math. & Mech., St. Petersburg State Univ., Russia
fYear :
2002
fDate :
2002
Firstpage :
281
Lastpage :
282
Abstract :
In modern computers the processor synchronization problem arises. In array processors the clock skew may be significant. The last may lead to the incorrect working of parallel algorithms. The problem of a clock skew in high-speed systems is so important that modern VLSI chips are often supplied by several phase locked loops, placed on one chip. In this case the phase locked loops can be used for creating a distributed system of generators. Here the discrete phase locked loop is considered.
Keywords :
VLSI; digital phase locked loops; high-speed integrated circuits; microprocessor chips; parallel architectures; synchronisation; VLSI; array processors; clock skew; distributed system; high-speed systems; parallel algorithms; phase locked loops; processor synchronization problem; Clocks; Equations; Frequency synchronization; Hardware; Phase locked loops; Phased arrays; Stability; Sufficient conditions; Transfer functions; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems for Communications, 2002. Proceedings. ICCSC '02. 1st IEEE International Conference on
Print_ISBN :
5-7422-0260-1
Type :
conf
DOI :
10.1109/OCCSC.2002.1029096
Filename :
1029096
Link To Document :
بازگشت