DocumentCode :
2179508
Title :
Automatic Layout Generation of RF Embedded Passive Designs
Author :
Pathak, Mohit ; Vadlamudi, Satya ; Beaver, Josh ; Lim, Sung Kyu
Author_Institution :
Georgia Inst. of Technol., Atlanta
fYear :
2007
fDate :
29-31 Oct. 2007
Firstpage :
115
Lastpage :
118
Abstract :
In this paper we propose a methodology for automatic layout generation of embedded passive RF circuits. Physical layout generation of such designs is challenging since the response of a given layout is tightly coupled with the response of the individual components and the effect of interconnect parasitics. Our approach is to make use of circuit models to represent and optimize a given layout and use non-linear optimization at various stages to obtain the desired goals. Full-wave EM simulations is completely out of the design loop, so our methodology significantly reduces the design time for RF embedded passive circuits.
Keywords :
embedded systems; integrated circuit interconnections; integrated circuit layout; passive networks; radiofrequency integrated circuits; RF embedded passive circuit design; automatic layout generation; full-wave EM simulation; interconnect parasitics; nonlinear optimization; CMOS technology; Capacitors; Circuit simulation; Coupling circuits; Distributed power generation; Inductors; Integrated circuit interconnections; Packaging; Passive circuits; Radio frequency;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2007 IEEE
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-0883-2
Type :
conf
DOI :
10.1109/EPEP.2007.4387138
Filename :
4387138
Link To Document :
بازگشت