DocumentCode :
2179677
Title :
Jitter Amplification Considerations for PCB Clock Channel Design
Author :
Madden, Chris ; Chang, Sam ; Oh, Dan ; Yuan, Chuck
Author_Institution :
Rambus Inc., Los Altos
fYear :
2007
fDate :
29-31 Oct. 2007
Firstpage :
135
Lastpage :
138
Abstract :
Jitter Amplification is a real concern in the design of PCB clock channels if the frequency of the clock is high and the PCB trace is relatively long. In this paper, we confirm the earlier finding of clock channel jitter amplification [1], using a multiple edge response (MER) simulation method instead of jitter impulse response for the channel. However, we show that both white Random Jitter (wRJ) and Sinusoidal Jitter (SJ) amplification are a function of the signal loss in the channel, and as such, are reduced significantly with equalization. Furthermore, simulated CMOS Tx RJ, which is dominated by its low frequency components, is amplified less than is wRJ, even for channels with >20dB signal loss. Measurement results are correlated with simulations for 2-6 GHz clocks on a channel containing 24-inches of PCB trace.
Keywords :
clocks; jitter; printed circuit design; synchronisation; transient response; PCB clock channel design; multiple edge response simulation method; sinusoidal jitter amplification; white random jitter; Clocks; Costs; Distortion; Frequency; High speed integrated circuits; Intersymbol interference; Jitter; Mathematical model; Physics; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging, 2007 IEEE
Conference_Location :
Atlanta, GA
Print_ISBN :
978-1-4244-0883-2
Type :
conf
DOI :
10.1109/EPEP.2007.4387143
Filename :
4387143
Link To Document :
بازگشت