DocumentCode :
2179687
Title :
A gate-level leakage power reduction method for ultra-low-power CMOS circuits
Author :
Halter, Jonathan P. ; Najm, Farid N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1997
fDate :
5-8 May 1997
Firstpage :
475
Lastpage :
478
Abstract :
In order to reduce the power dissipation of CMOS products, semiconductor manufacturers are reducing the power supply voltage. This requires that the transistor threshold voltages be reduced as well to maintain adequate performance and noise margins. However, this increases the subthreshold leakage current of p and n MOSFETs, which starts to offset the power savings obtained from power supply reduction. This problem will worsen in future generations of technology, as threshold voltages are reduced further. In order to overcome this, we propose a design technique that can be used during logic design in order to reduce the leakage current and power. We target designs where parts of the circuit are put in “standby” mode when not in use, which is becoming a common approach for low power design. The proposed design changes consist of minimal overhead circuitry that puts the circuit into a “low leakage standby state”, whenever it goes into standby, and allows it to return to its original state when it is reactivated. We give an efficient algorithm for computing a good low leakage power state. We demonstrate this method on the ISCAS-89 benchmark suite and show leakage power reductions of up to 54% for some circuits
Keywords :
CMOS logic circuits; VLSI; circuit CAD; combinational circuits; integrated circuit design; leakage currents; logic CAD; ISCAS-89 benchmark suite; MOSFETs; gate-level leakage power reduction method; logic design; low leakage standby state; minimal overhead circuitry; power dissipation; power supply voltage; transistor threshold voltages; ultra-low-power CMOS circuits; Circuits; Logic design; MOSFETs; Noise reduction; Power dissipation; Power supplies; Semiconductor device manufacture; Semiconductor device noise; Subthreshold current; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
Type :
conf
DOI :
10.1109/CICC.1997.606670
Filename :
606670
Link To Document :
بازگشت