DocumentCode :
2183980
Title :
DC power bus modeling in high-speed digital designs including conductor and dielectric losses
Author :
Fan, Jun ; Shi, Hao ; Knighten, James L. ; Drewniak, James L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Missouri Univ., Rolla, MO, USA
fYear :
2000
fDate :
2000
Firstpage :
126
Lastpage :
131
Abstract :
Power bus design is a critical aspect in high-speed digital circuit designs. A circuit extraction approach based on a mixed-potential integral equation formulation is presented herein to model arbitrary multilayer power bus structures including vertical discontinuities associated with surface mount (SMT) decoupling capacitor interconnects. Both conductor and dielectric losses are incorporated, and included into the first principles formulation. The agreement of modeling and measurements demonstrates its effectiveness and utilization in power bus designs
Keywords :
conductors (electric); dielectric losses; digital integrated circuits; high-speed integrated circuits; integral equations; integrated circuit design; surface mount technology; DC power bus modeling; arbitrary multilayer power bus structures; circuit extraction approach; conductor losses; dielectric losses; high-speed digital circuit; high-speed digital designs; mixed-potential integral equation formulation; surface mount decoupling capacitor interconnects; vertical discontinuities; Capacitors; Conductors; Dielectric losses; Dielectric measurements; Digital circuits; Integral equations; Integrated circuit interconnections; Nonhomogeneous media; Power measurement; Surface-mount technology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Environmental Electromagnetics, 2000. CEEM 2000. Proceedings. Asia-Pacific Conference on
Conference_Location :
Shanghai
Print_ISBN :
7-5635-0420-6
Type :
conf
DOI :
10.1109/CEEM.2000.853915
Filename :
853915
Link To Document :
بازگشت