Title :
Cost-radius balanced spanning/Steiner trees
Author :
Mitsubayashi, Hideki ; Takahashi, Atsushi ; Kajitani, Yoji
Author_Institution :
Dept. of Electr. & Electron. Eng., Tokyo Inst. of Technol., Japan
Abstract :
The most crucial factor that degrades a high speed VLSI is the signal propagation delay in a routing tree. It is estimated additively by the amount of the source-to-sink path length and total length. To design a routing tree in which these two are balancingly small, we propose an algorithm to construct a spanning tree, by which a tree is constructed in a hybrid way of the Minimum-Tree and Shortest-Path Tree algorithms. The idea is extended to finding such a rectilinear Steiner tree. Experiments are given to show how the source-to-sink path length and total length are balanced and small
Keywords :
VLSI; circuit layout CAD; delays; integrated circuit layout; network routing; trees (mathematics); high speed VLSI; minimum-tree; rectilinear Steiner tree; routing tree; shortest-path tree; signal propagation delay; source-to-sink path length; spanning tree; total length; Algorithm design and analysis; Circuits; Costs; Degradation; Heuristic algorithms; Propagation delay; Routing; Signal design; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1996., IEEE Asia Pacific Conference on
Conference_Location :
Seoul
Print_ISBN :
0-7803-3702-6
DOI :
10.1109/APCAS.1996.569294