DocumentCode :
2185914
Title :
A high speed VLSI architecture for scaled residue to binary conversion
Author :
Cardarilli, G.C. ; Re, M. ; Lojacono, R. ; Ferri, G.
Author_Institution :
Dipt. di Elettronica, Rome Univ., Italy
Volume :
2
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
414
Abstract :
The scaled Chinese Remainder Theorem (CRT) is a very useful tool for the simplification of RNS to binary converters. The main drawback of this methodology is related to the use of large look-up tables that store the correspondence among the modular numbers and the corresponding scaled terms of the CRT. This fact limits the maximum speed allowed by this approach. In this paper a new method for the computation of the scaled factors is presented. It allows the computation of the scaled CRT output by using very small look-up tables implemented by conventional logic and simple and fast structures, that work in parallel. The only assumption made in order to develop the new algorithm is that the moduli must be odd
Keywords :
VLSI; code convertors; data conversion; decoding; digital signal processing chips; parallel architectures; pipeline processing; residue number systems; table lookup; CRT residue decoding algorithm; RNS to binary converters; high speed VLSI architecture; lookup tables; scaled Chinese Remainder Theorem; scaled factors computation; scaled residue to binary conversion; Cathode ray tubes; Computer architecture; Concurrent computing; Dynamic range; Equations; Hardware; Logic; Performance analysis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.706964
Filename :
706964
Link To Document :
بازگشت