Title :
An efficient programmable 2-D convolver chip
Author :
Chang, Hyun Man ; Sunwoo, Myung H.
Author_Institution :
Sch. of Electron. & Comput. Eng., Ajou Univ., Suwon, South Korea
fDate :
31 May-3 Jun 1998
Abstract :
This paper proposes a new real-time 2-D convolution filter architecture to reduce the product of the hardware complexity and propagation delay. To meet the real-time image-processing requirement, several commercial 2-D convolver chips have many parallel multipliers, which occupy a large VLSI area. The implemented chip uses only one special shift-and-accumulator block instead of nine parallel multipliers. Hence the chip can reduce the chip size by more than 50% of existing 2-D convolvers. Moreover, due to a finite state machine, which is controlling input data sequences, the proposed chip does not require row buffers to store three row image data used in the commercial chips. We used the SOG cell library (KG60K). The implemented filter chip consists of only 3,893 gates, operates at 125 MHz and can meet the real-time image processing requirement, i.e., the standard of ITU-R BT.601
Keywords :
VLSI; convolution; digital signal processing chips; finite state machines; image processing; programmable filters; real-time systems; two-dimensional digital filters; 125 MHz; ITU-R BT.601 standard; SOG cell library; VLSI; filter chip; finite state machine; hardware complexity; input data sequences control; programmable 2D convolver chip; propagation delay; real-time filter architecture; real-time image-processing; shift/accumulator block; Automata; Buffer storage; Convolution; Convolvers; Filters; Hardware; Image processing; Libraries; Propagation delay; Very large scale integration;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706968