DocumentCode :
2189046
Title :
Rapid estimation of DSPs utilization for efficient high-level synthesis
Author :
Aung, Yan Lin ; Lam, Siew-Kei ; Srikanthan, Thambipillai
Author_Institution :
CHiPES Research Centre, School of Computer Engineering, Nanyang Technological University, Singapore
fYear :
2015
fDate :
21-24 July 2015
Firstpage :
1261
Lastpage :
1265
Abstract :
High-level synthesis tools are increasingly adopted for designing complex applications on FPGAs. These tools necessitate fast and accurate estimation of FPGA resources in order to produce good design solutions while minimizing design time. Multiplication operations are very commonly found in signal processing, communication, video and image processing applications. In this paper, we present a rapid technique to estimate DSPs utilization for different types of multiplication operations during high-level synthesis. The proposed technique models the synthesis inferences and optimizations performed by state-of-the-art FPGA design tool in order to reliably estimate the number of DSPs and associated LUTs cost of multiplication operations.
Keywords :
Cyclones; Digital signal processing; Estimation; Field programmable gate arrays; Hardware design languages; Optimization; Table lookup; DSP blocks utilization; high-level estimation; high-level synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital Signal Processing (DSP), 2015 IEEE International Conference on
Conference_Location :
Singapore, Singapore
Type :
conf
DOI :
10.1109/ICDSP.2015.7252083
Filename :
7252083
Link To Document :
بازگشت