DocumentCode :
2189132
Title :
Studies on Practical Low Complexity Decoding of Low-Density Parity-Check Codes
Author :
Cui, Zhiqiang ; Wang, Zhongfeng
Author_Institution :
School of EECS, Oregon State University, Corvallis, OR 97331, USA, Email: cuizh@eecs.oregonstate.edu
fYear :
2007
fDate :
17-19 Oct. 2007
Firstpage :
216
Lastpage :
221
Abstract :
This paper studies practical low complexity decoding of Low Density Parity-Check (LDPC) codes. We first investigate VLSI implementation issues of two state-of-the-art Weighted Bit Flipping (WBF) based decoding algorithms that were recently proposed in the literature. Then we present an optimized 2-bit soft decoding approach. It is shown that the proposed approach has comparable hardware complexity with either of the two WBF-based algorithms while it has significantly better decoding performance.
Keywords :
Communication industry; Communication standards; Decoding; Hardware; Parity check codes; Performance analysis; Performance loss; Very large scale integration; WiMAX; Wireless LAN;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2007 IEEE Workshop on
Conference_Location :
Shanghai, China
ISSN :
1520-6130
Print_ISBN :
978-1-4244-1222-8
Electronic_ISBN :
1520-6130
Type :
conf
DOI :
10.1109/SIPS.2007.4387547
Filename :
4387547
Link To Document :
بازگشت