DocumentCode :
2190823
Title :
A PLD Architecture for High Performance Computing
Author :
Hirakawa, Naoki ; Yoshihara, Masanori ; Tanigawa, Kazuya ; Hironaka, Tetsuo ; Sato, Masayuki
Author_Institution :
Graduated Sch. of Inf. Sci., Hiroshima City Univ., Hiroshima, Japan
fYear :
2008
fDate :
21-23 Jan. 2008
Firstpage :
35
Lastpage :
42
Abstract :
In recent years, Field Programmable Gate Arrays (FPGAs) have been used for High Performance Computing (HPC). Because there is a significantly difference between configuration speed of FPGA and execution speed of Central Processing Unit (CPU), the difference causes performance degradation. To resolve of this problem, we proposed MPLD as a new Programmable Logic Device (PLD) architecture with high speed reconfiguration. The merits of the MPLD in HPC are high speed configuration and easy partial configuration.This is achieved by the configuration method which is same as write memory access of conventional parallel memory. In this paper, we describe the problems of FPGA on using it in HPC, and present the MPLD architecture which solves the problems. Some evaluation results of the prototype MPLD chip which implemented by using five metal layers ROHM 0.18¿m CMOS technology are also presented. As results, memory capacity of the prototype MPLD was 49152bit, and the core area was 1767.54 × 1690.96¿m2 and the number of metal layers used for wiring was three. The achieved configuration time is about 6.6¿sec for whole prototype MPLD. The configuration speed of the prototype MPLD is about 11.7 times higher than AS configuration used for Altera FPGAs.
Keywords :
CMOS integrated circuits; field programmable gate arrays; logic design; programmable logic devices; CMOS technology; FPGA; MPLD; ROHM; configuration method; field programmable gate array; high performance computing; programmable logic device; size 0.18 micron; CMOS technology; Central Processing Unit; Computer architecture; Degradation; Field programmable gate arrays; High performance computing; Programmable logic arrays; Programmable logic devices; Prototypes; Wiring; FPGA; MPLD; PLD; easy partial configuration; high speed configuration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Innovative Architecture for Future Generation High-Performance Processors and Systems (IWIA), 2008 International Workshop on
Conference_Location :
Hilo, HI
ISSN :
1537-3223
Print_ISBN :
978-1-4244-6465-4
Electronic_ISBN :
1537-3223
Type :
conf
DOI :
10.1109/IWIA.2008.12
Filename :
5453549
Link To Document :
بازگشت